# **Octal 3-State Noninverting D Flip-Flop**

## High-Performance Silicon-Gate CMOS

The 74HC574 is identical in pinout to the LS574. The device inputs are compatible with standard CMOS outputs; with pull-up resistors, they are compatible with LSTTL outputs.

Data meeting the set-up time is clocked to the outputs with the rising edge of the Clock. The Output Enable input does not affect the states of the flip-flops but when Output Enable is high, all device outputs are forced to the high-impedance state. Thus, data may be stored even when the outputs are not enabled.

The HC574 is identical in function to the HC374A but has the flip-flop inputs on the opposite side of the package from the outputs to facilitate PC board layout.

### Features

- Output Drive Capability: 15 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 µA
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- ESD Performance: HBM > 2000 V; Machine Model > 200 V
- Chip Complexity: 266 FETs or 66.5 Equivalent Gates
- This is a Pb–Free Device



### **ON Semiconductor®**

http://onsemi.com



(Note: Microdot may be in either location)

### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet.

| OUTPUT | 1• | 20 | □ v <sub>cc</sub> |
|--------|----|----|-------------------|
| D0     | 2  | 19 | ] Q0              |
| D1 [   | 3  | 18 | ] Q1              |
| D2 [   | 4  | 17 | ] Q2              |
| D3 [   | 5  | 16 | ] Q3              |
| D4 [   | 6  | 15 | ] Q4              |
| D5 [   | 7  | 14 | ] Q5              |
| D6 [   | 8  | 13 | ] Q6              |
| D7 [   | 9  | 12 | ] Q7              |
| GND [  | 10 | 11 | сгоск             |
|        | -  |    | •                 |

### FUNCTION TABLE

| Inputs |         |   | Output    |
|--------|---------|---|-----------|
| OE     | Clock   | D | Q         |
| L      | 7       | Н | Н         |
| L      |         | L | L         |
| L      | L,H, ╲_ | Х | No Change |
| Н      | Х       | Х | Z         |

X = Don't Care

Z = High Impedance

Figure 1. Pin Assignment



| Figure | 2. L | oaic | Diagram  |
|--------|------|------|----------|
|        |      |      | - agrain |

| Design Criteria                 | Value  | Units |
|---------------------------------|--------|-------|
| Internal Gate Count*            | 66.5   | ea.   |
| Internal Gate Propagation Delay | 1.5    | ns    |
| Internal Gate Power Dissipation | 5.0    | μW    |
| Speed Power Product             | 0.0075 | рJ    |

\*Equivalent to a two-input NAND gate.

### MAXIMUM RATINGS

| Symbol               |                                                | Parameter                                                       | Value                  | Unit |
|----------------------|------------------------------------------------|-----------------------------------------------------------------|------------------------|------|
| V <sub>CC</sub>      | DC Supply Voltage                              |                                                                 | -0.5 to +7.0           | V    |
| VI                   | DC Input Voltage                               |                                                                 | $-0.5$ to $V_{CC}+0.5$ | V    |
| Vo                   | DC Output Voltage                              | (Note 1)                                                        | $-0.5$ to $V_{CC}+0.5$ | V    |
| I <sub>IK</sub>      | DC Input Diode Current                         |                                                                 | ±20                    | mA   |
| I <sub>OK</sub>      | DC Output Diode Current                        | ±35                                                             | mA                     |      |
| Ι <sub>Ο</sub>       | DC Output Sink Current                         |                                                                 | ±35                    | mA   |
| I <sub>CC</sub>      | DC Supply Current per Supply Pin               |                                                                 | ±75                    | mA   |
| I <sub>GND</sub>     | DC Ground Current per Ground Pir               | 1                                                               | ±75                    | mA   |
| T <sub>STG</sub>     | Storage Temperature Range                      |                                                                 | -65 to +150            | °C   |
| ΤL                   | Lead Temperature, 1 mm from Cas                | e for 10 Seconds                                                | 260                    | °C   |
| TJ                   | Junction Temperature under Bias                |                                                                 | + 150                  | °C   |
| $\theta_{JA}$        | Thermal Resistance                             | TSSOP                                                           | 128                    | °C/W |
| PD                   | Power Dissipation in Still Air at $85^{\circ}$ | C TSSOP                                                         | 450                    | mW   |
| MSL                  | Moisture Sensitivity                           |                                                                 | Level 1                |      |
| F <sub>R</sub>       | Flammability Rating                            | Oxygen Index: 30% – 35%                                         | UL 94 V-0 @ 0.125 in   |      |
| $V_{ESD}$            | ESD Withstand Voltage                          | Human Body Model (Note 2)<br>Machine Model (Note 3)             | >2000<br>>200          | V    |
| I <sub>Latchup</sub> | Latchup Performance                            | Above V <sub>CC</sub> and Below GND at 85 $^{\circ}$ C (Note 4) | $\pm 300$              | mA   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.
1. I<sub>O</sub> absolute maximum rating must be observed.

2. Tested to EIA/JESD22-A114-A.

3. Tested to EIA/JESD22-A115-A.

4. Tested to EIA/JESD78.

5. For high frequency or heavy load considerations, see the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parameter                                | Min                                                                           | Max         | Unit               |    |
|---------------------------------|------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|----|
| V <sub>CC</sub>                 | DC Supply Voltage                        | (Referenced to GND)                                                           | 2.0         | 6.0                | V  |
| V <sub>I</sub> , V <sub>O</sub> | DC Input Voltage, Output Voltage         | (Referenced to GND)                                                           | 0           | V <sub>CC</sub>    | V  |
| T <sub>A</sub>                  | Operating Temperature, All Package Types |                                                                               | - 55        | + 125              | °C |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 3)      | V <sub>CC</sub> = 2.0 V<br>V <sub>CC</sub> = 4.5 V<br>V <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns |

6. Unused inputs may not be left open. All inputs must be tied to a high- or low-logic input voltage level.

#### **ORDERING INFORMATION**

| Device       | Package   | Shipping <sup>†</sup> |  |
|--------------|-----------|-----------------------|--|
| 74HC574DTR2G | TSSOP-20* | 2500 / Tape & Reel    |  |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*This package is inherently Pb-Free.

|                 | Parameter                                         |                                                                                                                                                                                                                                                                                        | V <sub>CC</sub>          | Guara                     |                           |                           |      |
|-----------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol          |                                                   | Test Conditions                                                                                                                                                                                                                                                                        | (V)                      | -55 to 25°C               | ≤ <b>85°C</b>             | ≤125°C                    | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage               | $\begin{array}{l} V_{out} = V_{CC} - 0.1 \ V \\  I_{out}  \ \leq \ 20 \ \mu A \end{array}$                                                                                                                                                                                             | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage                | $\begin{array}{l} V_{out} = 0.1 \ V \\  I_{out}  \ \leq \ 20 \ \mu A \end{array} \end{array}$                                                                                                                                                                                          | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              | $\begin{array}{l} V_{in} = V_{IH} \\  I_{out}   \leq  20 \; \mu A \end{array}$                                                                                                                                                                                                         | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | 1.9<br>4.4<br>5.9         | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              | $\begin{array}{ll} V_{in} = V_{IH} &  \left  \begin{matrix} I_{out} \end{matrix} \right   \leq  2.4 \ \text{mA} \\ \left  \begin{matrix} I_{out} \end{matrix} \right   \leq  6.0 \ \text{mA} \\ \left  \begin{matrix} I_{out} \end{matrix} \right   \leq  7.8 \ \text{mA} \end{array}$ | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48      | 2.34<br>3.84<br>5.34      | 2.2<br>3.7<br>5.2         | V    |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $V_{in} = V_{IL}$<br>$ I_{out}  \le 20 \ \mu A$                                                                                                                                                                                                                                        | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | V    |
|                 |                                                   | $\begin{array}{ll} V_{in} = V_{IL} & \begin{array}{l}  I_{out}  \leq 2.4 \text{ mA} \\  I_{out}  \leq 6.0 \text{ mA} \\  I_{out}  \leq 7.8 \text{ mA} \end{array}$                                                                                                                     | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26      | 0.33<br>0.33<br>0.33      | 0.4<br>0.4<br>0.4         |      |
| l <sub>in</sub> | Maximum Input Leakage<br>Current                  | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                                                                                                                                                               | 6.0                      | ±0.1                      | ±1.0                      | ±1.0                      | μA   |
| I <sub>OZ</sub> | Maximum Three-State<br>Leakage Current            | Output in High–Impedance State<br>$V_{in} = V_{IL}$ or $V_{IH}$<br>$V_{out} = V_{CC}$ or GND                                                                                                                                                                                           | 6.0                      | ±0.5                      | ±5.0                      | ±10                       | μA   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC} \text{ or } GND$<br>$I_{out} = 0 \ \mu A$                                                                                                                                                                                                                             | 6.0                      | 4.0                       | 40                        | 40                        | μA   |

### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

7. Information on typical parametric values can be found in the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

|                                        |                                                                    | V <sub>CC</sub>          | Guara                  |                        |                        |      |
|----------------------------------------|--------------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------|
| Symbol                                 | Parameter                                                          | (V)                      | - 55 to 25°C           | ≤ <b>85°C</b>          | ≤125°C                 | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle)<br>(Figures 3 and 6)      | 2.0<br>3.0<br>4.5<br>6.0 | 6.0<br>15<br>30<br>35  | 4.8<br>10<br>24<br>28  | 4.0<br>8.0<br>20<br>24 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q<br>(Figures 3 and 6)         | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>105<br>32<br>27 | 200<br>145<br>40<br>34 | 240<br>190<br>48<br>41 | ns   |
| t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Q<br>(Figures 4 and 7) | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>100<br>30<br>26 | 190<br>125<br>38<br>33 | 225<br>150<br>45<br>38 | ns   |
| t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Q<br>(Figures 4 and 7) | 2.0<br>3.0<br>4.5<br>6 0 | 140<br>90<br>28<br>24  | 175<br>120<br>35<br>30 | 210<br>140<br>42<br>36 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, any Output<br>(Figures 3 and 6)    | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>27<br>12<br>10   | 75<br>32<br>15<br>13   | 90<br>36<br>18<br>15   | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                          | •                        | 10                     | 10                     | 10                     | pF   |
| Cout                                   | Maximum Three-State Output Capacitance, Output in High-<br>State   | -Impedance               | 15                     | 15                     | 15                     | pF   |

#### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ ; Input $t_r = t_f = 6.0 \text{ ns}$ )

 For propagation delays with loads other than 50 pF, and information on typical parametric values, see the ON Semiconductor High–Speed CMOS Data Book (DL129/D).

|                 |                                                     | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|-----------------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Enabled Output)* | 24                                      | pF |

\*Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . For load considerations, see the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

### **TIMING REQUIREMENTS** (C<sub>L</sub> = 50 pF; Input $t_r = t_f = 6.0$ ns)

|                                 |                                   |        |                          | Guaranteed Limit         |                           |                          |                           |                          |                           |      |
|---------------------------------|-----------------------------------|--------|--------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|------|
|                                 |                                   |        | v <sub>cc</sub>          | – 55 to                  | o 25°C                    | ≤ <b>8</b>               | 5°C                       | ≤ <b>1</b> 2             | 25°C                      |      |
| Symbol                          | Parameter                         | Figure | (V)                      | Min                      | Max                       | Min                      | Max                       | Min                      | Max                       | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Data to Clock | 5      | 2.0<br>3.0<br>4.6<br>6.0 | 50<br>40<br>10<br>9.0    |                           | 65<br>50<br>13<br>11     |                           | 75<br>60<br>15<br>13     |                           | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Clock to Data  | 5      | 2.0<br>3.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0<br>5.0 |                           | 5.0<br>5.0<br>5.0<br>5.0 |                           | 5.0<br>5.0<br>5.0<br>5.0 |                           | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock        | 3      | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>60<br>15<br>13     |                           | 95<br>80<br>19<br>16     |                           | 110<br>90<br>22<br>19    |                           | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times | 3      | 2.0<br>3.0<br>4.5<br>6.0 |                          | 1000<br>800<br>500<br>400 |                          | 1000<br>800<br>500<br>400 |                          | 1000<br>800<br>500<br>400 | ns   |















\*Includes all probe and jig capacitance.

Figure 6.



\*Includes all probe and jig capacitance.

Figure 7. Test Circuit



### Figure 8. Expanded Logic Diagram

#### PACKAGE DIMENSIONS

TSSOP-20 CASE 948E-02 ISSUE C



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.

- CONTROLLING DIMENSION: MILLIMETER.
   DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
   DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
   DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
- CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
   DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 6.40   | 6.60   | 0.252     | 0.260 |  |
| В   | 4.30   | 4.50   | 0.169     | 0.177 |  |
| С   |        | 1.20   |           | 0.047 |  |
| D   | 0.05   | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50   | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65   | BSC    | 0.026 BSC |       |  |
| Н   | 0.27   | 0.37   | 0.011     | 0.015 |  |
| J   | 0.09   | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09   | 0.16   | 0.004     | 0.006 |  |
| Κ   | 0.19   | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19   | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40   | BSC    | 0.252 BSC |       |  |
| Μ   | 0°     | 8°     | 0°        | 8°    |  |

ON Semiconductor and images are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the BSCILLC product serves or uses SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use personal and selegent that subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative